# SLM High Speed Access and Test

Leverage existing functional interfaces to access DFT or SLM network over entire silicon lifecycle

## Highlights

- Reuse HSIO interfaces such as PCIe or USB for test and other data avoiding the need for very large numbers of test pins
- Speed up test by exceeding GPIO test pin data rates
- Easily repeat manufacturing tests insystem and in-field
- Enhance testing in-system and in-field with updated tests
- High speed access to PVT monitors, debug and other sensor data
- Bandwidth scales with each new generation of HSIO (PCIe, USB)

## **Target Applications**

- Large SoCs with high test volume and pin limitations
- Applications where in-field reliability is key
- · High performance compute, Al and server
- Desktops, notebooks and workstations
- · Industrial, automotive and IoT
- · Smartphones and 5G Infrastructure

#### Overview

Synopsys SLM High-Speed Access and Test (HSAT) IP combined with Synopsys TestMAX® ALE software uses standard high speed IO interfaces such as PCIe and USB, to get test, debug and monitoring data in and out of an SoC at Gigabit data rates and avoids the need for large numbers of test and interface pins. Test time can be reduced because the link between the test time and GPIO data rate is eliminated. Further, this solution provides a key component for Synopsys Silicon Lifecycle Management solution allowing manufacturing tests to be repeated in-system and in-field as well as providing high speed access to PVT and functional monitor data.



Figure 1: Synopsys SLM High-Speed Access and Test IP and Synopsys TestMAX ALE Solution

# **Key Features**

- · PCIe, USB high speed IO for ATE, in-system and in-field
- · Can use other available interfaces (e.g. SPI) for in-system/in-field
- Configurable Arm® AMBA® AXI slave interface to HSIO
- Configurable number of scan chains (512 max) and TAP port supported
- Full RTL configuration and integration flow
- · Arm AMBA AXI testbench generation
- · Optional EBC interface for USB
- Bypass mode allows scan chains to connect to HS Access or GPIO pins
- · Multiple levels of loop back for link validation

# **About Synopsys IP** Synopsys is a leading provider of high-quality, silicon-proven IP solutions for SoC designs. The broad Synopsys IP portfolio includes logic libraries, embedded memories, PVT sensors, embedded test, analog IP, wired and wireless interface IP, security IP, embedded processors, and subsystems. To accelerate prototyping, software development and integration of IP into SoCs, Synopsys' IP Accelerated initiative offers IP prototyping kits, IP software development kits, and IP subsystems. Synopsys' extensive investment in IP quality, comprehensive technical support and robust IP development methodology enable designers to reduce integration risk and accelerate time-to-market.